

# JMB321(Version B)

# Port Multiplier Data Sheet

Revision 1.1

JMicron Technology Corporation 1F, No.13, Innovation Road 1, Science Based Industrial Park, Hsinchu, Taiwan, R.O.C. http://www.jmicron.com







© Copyright JMicron Technology, 2009.

All Rights Reserved.

Printed in Taiwan 2009

JMicron and the JMicron Logo are trademarks of JMicron Technology Corporation in Taiwan and/or other countries. Other company, product and service names may be trademarks or service marks of others.

All information contained in this document is subject to change without notice. The products described in this document are NOT intended for use implantation or other life supports application where malfunction may result in injury or death to persons. The information contained in this document does not affect or change JMicron's product specification or warranties. Nothing in this document shall operate as an express or implied license or environments, and is presented as an illustration. The results obtained in other operating environments may vary.

THE INFORMATION CONTAINED IN THIS DOCUMENT IS PROVIEDE ON AN "AS IS" BASIS. In no event will JMicron be liable for damages arising directly or indirectly from any use of the information contained in this document.

JMicron Technology Corporation 1F, No.13, Innovation Road 1, Science Based Industrial Park, Hsinchu, Taiwan, R.O.C.

For more information on JMicron products, please visit the JMicron web site at <a href="http://www.jmicron.com">http://www.jmicron.com</a> or send email to <a href="mailtosales@jmicron.com">sales@jmicron.com</a>



# **Revision History**

| Version | Date       | Revision Description                |
|---------|------------|-------------------------------------|
| 1.0     | 2009/09/09 | First Release                       |
| 1.1     | 2009/12/25 | Add Power Sequence and Reset Timing |





# **Table of Contents**

| 1. Overview                              | 6            |
|------------------------------------------|--------------|
| 2. Compliance, Features & Application    | 6            |
| 2.1 Compliance                           | 6            |
| 2.2 General                              | 6            |
| 2.3 SATA                                 | 6            |
| 2.4 GPIO                                 | 7            |
| 3. Functional Description                | 8            |
| 3.1 Block Diagram                        | 8            |
| 3.2 Operating Mode                       | 8            |
| 3.2.1 Normal Mode                        | 8            |
| 3.2.2 Test Mode                          | 9            |
|                                          | 9            |
| 3.4 Reset                                | 9            |
| 3.4.1 Chip Reset                         | 9            |
| 3.4.2 Protocol Reset                     | 9            |
| 3.5 Data Bus                             | 9            |
| 3.6 Register Bus                         | 9            |
|                                          | 9            |
| 3.8 FIS Processor                        | 10           |
| 3.9 SATA Port                            | 10           |
| 3.10 Port Multiplier Mode                | 10           |
| 3.11 Port Selector Mode                  | 11           |
| 3.12 Mode Configuration                  | 12           |
| 4. Electrical Characteristics            | 14           |
| 4.1 Absolute Maximum Rating              | 14           |
| 4.2 Recommended Power Supply Operation C | Conditions14 |
| 4.3 Recommended External Clock Source Co | nditions14   |
| 4.4 Power Supply DC Characteristics      | 14           |
| 4.5 I/O DC Characteristics               | 15           |
| 5. Pin Descriptions                      | 15           |
| 5.1 Pin List Table                       | 15           |
| 5.2 Pin Diagram                          | 16           |
| 5.3 System Control Pin                   | 17           |
| 5.4 General Purpose Input/Output Pin     | 17           |



| 5.5 SATA II Analog Pin             | 17 |
|------------------------------------|----|
| 5.6 Power/Ground Pin               | 19 |
| 6. Package Information             | 21 |
| 7. Power Sequence and Reset Timing | 22 |





#### 1. Overview

JMicron JMB321 is a single chip. It integrated six independent SATA channels and a micro-processor. With proper setting, the chip can be configured as an 1 to 5-ports Serial ATA II Port Multiplier or a 5 to 1-port Serial ATA II Port Selector.

JMB321 contains 15 GPIOs which can be configured as various standard interfaces. It also has the capability to load external firmware code to extend its functionality.

# 2. Compliance, Features & Application

#### 2.1 Compliance

- Compliant with Serial ATA II Port Multiplier Spec. Revision 1.2
- Compliant with Serial ATA II Port Selector Spec. Revision 1.0
- Compliant with Serial ATA II PHY Electrical Spec. Revision 1.0
- Compliant with Serial ATA High Speed Serialized AT Attachment Spec. Revision 2.5

#### 2.2 General

- Integrated 6-port SATA II PHY
- Integrated PLL for SATA II interface
- Total six independent SATA channel
- Integrated uP, PROM and SRAM for firmware programming
- Fabricated in 0.13um CMOS Standard Logic Process
- 1.3V core and 3.3V I/O power supply
- Available in 64-pin QFN

#### **2.3 SATA**

- Supports 6-port 3.0Gbps SATA II interface
- Supports SATA II Gen2i and Gen2m (External SATA Connection, eSATA)
- Output swing control and automatic impedance calibration for SATA II PHY
- Supports asynchronous signal recovery
- Supports spread spectrum clocking
- Supports partial / slumber power saving mode
- Automatically speed negotiation for 3 Gbps or 1.5 Gbps
- Supports BIST and loopback mode
- Supports staggered spin-up
- Supports 48-bit LBA addressing
- Supports ATAPI drives
- Supports Native Command Queue (NCQ)
- Supports Hot-Plug



- Supports Asynchronous Notification
- Supports PM aware and non-PM aware host

#### **2.4 GPIO**

- Supports 15 GPIOs
- Supports I2C interface
- Supports ISA interface
- Supports SPI interface
- Supports RS232 interface
- Supports firmware extension





# 3. Functional Description

JMB321 is a highly integrated single chip. It integrates six high-speed Serial I/O's, three SATA upper layers, a microprocessor, SRAM, PROM, a highly efficient data bus and other control logic into the chip. JMB321 can work as an 1 to 5-ports Port Multiplier or 5 to 1-port Port Selector using internal embedded firmware without extra external flash needed. But it also can use external flash interface and with proper firmware programming to extend its capability.

#### 3.1 Block Diagram



Figure 3.1 Function View of JMB321

# 3.2 Operating Mode

#### 3.2.1 Normal Mode

When the pin XTSTN is tied to "high", JMB321 works in normal mode. After power on sequence and reset operation, uP executes the programs stored in PROM. PROM program initializes settings of this chip and then, thru SPI bus, starts to load the external program stored in



SRAM if the external flash is available and valid.

If the external program is loaded successfully, it will be executed by uP. Generally, the external firmware is customized program to fulfill various application.

If JMB321 fails to load the external program, JMB321 works as a Port Multiplier or Port Selector depend on the GPIO setting.

#### 3.2.2 Test Mode

When the pin XTSTN is tied to "low", JMB321 works in test mode. Users can verify JMB321 different functions according to the settings of GPIO pins.

#### 3.3 Clock

The clock source of JMB321 is from AXIN pin. Clock rate is 25Mhz. The internal PLL uses this 25Mhz clock to generate various clock frequencies for different internal logic blocks of JMB321.

#### 3.4 Reset

There are 2-level reset mechanisms in JMB321, i.e. Chip Reset and Protocol Reset.

# 3.4.1 Chip Reset

JMB321 uses XRSTN pin and internal Power-On Reset (POR) for Chip Reset. Chip Reset will initialize entire chip and make all circuit at default state. The micro processor will also restart to execute program from default entry point.

#### 3.4.2 Protocol Reset

Protocol Reset is from host SATA OOB signal. It is used to reset SATA relative operation. The behavior of Protocol Reset is controlled by firmware code.

#### 3.5 Data Bus

The bandwidth of JMB321 internal data bus is 300MB/sec. This high speed bus is enough to support all of the Port Multiplier or Port Selector operations.

## 3.6 Register Bus

Through Register Bus, uP controls and monitors all of the logic components in JMB321. For the details of how to program JMB321, please refer to JMB321 Firmware Programming Guide.

#### 3.7 Micro Processor

Micro processor and related data processing circuit mainly will be in charge of



- . data movement
- . data comparison
- . accumulate adding
- . random number generation

Besides, several built-in timers will also help firmware control timing sequence and program flow.

#### 3.8 FIS Processor

FIS(Frame Information Structure) processor helps micro processor communicate with SATA FIS protocol. The FIS Processor interprets the incoming SATA FIS and generates the outgoing SATA FIS for micro processor.

#### 3.9 SATA Port

JMB321 is compliant with Serial ATA High Speed Serialized AT Attachment Spec. Revision 2.5 and Gen1i, Gen1m, Gen2i & Gen2m Serial ATA II: Electrical Spec. Revision 1.0.

Each SATA port could be configured to be host mode (to connect to HDD) or to be device mode (to control). Generally, users will just configure only one port to be device mode with other ports in host mode.

When a SATA port works under multiplier condition, SATA FIS will be transferred straight between host port and device port, without thru microprocessor.

Built-in-self-test (BIST) circuit is implemented in each SATA port. Thru microprocessor, each SATA port will be able to enter testing condition or to generate relevant testing patterns.

## 3.10 Port Multiplier Mode

A Port Multiplier is a mechanism for one active host connection to communicate with multiple devices. A Port Multiplier can be thought of as a simple multiplexer where one active host connection is multiplexed to multiple device connections, as shown below.





Port Multiplier can work under PM-aware or Legacy host controller. With PM-aware host controller, the Port Multiplier's operation is the same regardless of the switching type used by the host, Command-based switching or FIS-based switching.

Cascading Port Multipliers shall not be supported.

When JMB321 is at this mode, the SATA ports are configured as:

Port 0: device port, connect to HDD 0
Port 1: device port, connect to HDD 1
Port 2: device port, connect to HDD 2
Port 3: device port, connect to HDD 3
Port 4: device port, connect to HDD 4
Port 5: host port, connect to Controller

#### 3.11 Port Selector Mode

Port Selector is a mechanism that allows five different host ports to connect to the same device in order to create a redundant path to that device. Only one host connection to the device is active at a time. A Port Selector can be thought of as a simple multiplexer as shown below.





JMB321 supports only side-band port selection. The active host port is selected by the first successfully OOB linked SATA channel or by a hardware select line, GPIO pin.

JMB321 is a protocol-layer port selector. It doesn't degrade the SATA electrical signals between each pair of SATA link.

When JMB321 is at this mode, the SATA ports are configured as:

Port 0: device port, connect to HDD

Port 1: host port, connect to Controller 0
Port 2: host port, connect to Controller 1
Port 3: host port, connect to Controller 2
Port 4: host port, connect to Controller 3
Port 5: host port, connect to Controller 4

# 3.12 Mode Configuration

JMB321 internal firmware code uses three GPIO pin to configure its operation mode.

GPIO12 determines internal firmware flow if loading external firmware fail. If GPIO12 = 1, the internal firmware stop running the remaining code and the chip is in halt state. If GPIO12 = 0, the internal firmware continues to run port multiplier or port selector function depend on GPIO14 setting.



GPIO13 determines the SATA port's LED type as below:

|            | , ,,,                    |
|------------|--------------------------|
| GPIO13 = 0 |                          |
| GPIO00     | SATA Port 0 Ready & Busy |
| GPIO01     | SATA Port 3 Ready & Busy |
| GPIO02     | SATA Port 1 Ready & Busy |
| GPIO03     | SATA Port 4 Ready & Busy |
| GPIO04     | SATA Port 2 Ready & Busy |
| GPIO05     | SATA Port 5 Ready & Busy |
|            |                          |
| GPIO13 = 1 |                          |
| GPIO00     | SATA Port 0 Ready        |
| GPIO01     | SATA Port 0 Busy         |
| GPIO02     | SATA Port 1 Ready        |
| GPIO03     | SATA Port 1 Busy         |
| GPIO04     | SATA Port 2 Ready        |
| GPIO05     | SATA Port 2 Busy         |
| GPIO06     | SATA Port 3 Ready        |
| GPIO07     | SATA Port 3 Busy         |
| GPIO08     | SATA Port 4 Ready        |
| GPIO09     | SATA Port 4 Busy         |
| GPIO10     | SATA Port 5 Ready        |
| GPIO11     | SATA Port 5 Busy         |
|            |                          |

GPIO14 determines internal firmware operation mode if loading external firmware fail. If GPIO14 = 1, the chip runs as a 1 to 5-ports Port Multiplier. If GPIO14 = 0, the chip runs as a 5 to 1-port Port Selector.



# 4. Electrical Characteristics

#### 4.1 Absolute Maximum Rating

| Parameter                 | Symbol                 | Condition | Min  | Max      | Unit |
|---------------------------|------------------------|-----------|------|----------|------|
| Digital 3.3V power supply | DV33 <sub>(ABS)</sub>  |           | -0.5 | 4.62     | V    |
| Digital 1.3V power supply | DV12 <sub>(ABS)</sub>  |           | -0.5 | 1.68     | V    |
| Analog 3.3V power supply  | AV33X <sub>(ABS)</sub> |           | -0.5 | 4.62     | V    |
| Analog 1.3V power supply  | AV12X <sub>(ABS)</sub> |           | -0.5 | 1.68     | V    |
| Digital I/O input voltage | $V_{I(D)}$             |           | -0.4 | DVDD+0.4 | V    |
| Storage Temperature       | T <sub>STORAGE</sub>   |           | -40  | 130      | °C   |

# 4.2 Recommended Power Supply Operation Conditions

| Parameter                     | Symbol                                | Condition | Min  | Typical | Max  | Unit     |
|-------------------------------|---------------------------------------|-----------|------|---------|------|----------|
| Digital 3.3V power supply     | DV33                                  |           | 3.14 | 3.3     | 3.47 | <b>V</b> |
| Digital 1.3V power supply     | DV12                                  |           | 1.25 | 1.3     | 1.35 | ٧        |
| Analog 3.3V power supply      | AV33X                                 |           | 3.14 | 3.3     | 3.47 | V        |
| Analog 1.3V power supply      | AV12X                                 |           | 1.25 | 1.3     | 1.35 | V        |
| Ambient operation temperature | TA                                    |           | 0    |         | 70   | °C       |
| Junction Temperature          | # # # # # # # # # # # # # # # # # # # |           |      |         | 125  | °C       |

#### 4.3 Recommended External Clock Source Conditions

| Parameter                | Symbol | Condition | Min | Typical | Max | Unit |
|--------------------------|--------|-----------|-----|---------|-----|------|
| External reference clock |        |           |     | 25      |     | MHz  |
| Clock Duty Cycle         |        |           | 45  | 50      | 55  | %    |

# 4.4 Power Supply DC Characteristics

| Parameter                 | Symbol | Condition | Min | Typical | Max | Unit |
|---------------------------|--------|-----------|-----|---------|-----|------|
| Digital 3.3V power supply | DV33   |           | 19  | 41      | 51  | mA   |
| Digital 1.3V power supply | DV12   |           | 192 | 236     | 286 | mA   |
| Analog 3.3V power supply  | AV33X  |           | 50  | 59      | 67  | mA   |
| Analog 1.3V power supply  | AV12X  |           | 359 | 376     | 395 | mA   |



#### 4.5 I/O DC Characteristics

| Parameter           | Symbol          | Condition | Min | Typical | Max | Unit |
|---------------------|-----------------|-----------|-----|---------|-----|------|
| Input low voltage   | V <sub>IL</sub> |           |     |         | 8.0 | V    |
| Input high voltage  | V <sub>IH</sub> |           | 2.0 |         |     | V    |
| Output low voltage  | V <sub>OL</sub> |           | 0   |         | 0.4 | V    |
| Output high voltage | V <sub>IH</sub> |           | 2.6 |         | 3.6 | V    |

# 5. Pin Descriptions

Pin Description for all pins described in Section 5 are under normal function. Once other operating modes are selected except Normal mode, all pins have different definition.

#### 5.1 Pin List Table

Table 5-1 Pin List Table of JMB321

| No. | Pin Name |
|-----|----------|-----|----------|-----|----------|-----|----------|
| 1   | ZGPIO10  | 17  | ZGPIO00  | 33  | ARXP3    | 49  | AV330    |
| 2   | ZGPIO09  | 18  | ZGPIO14  | 34  | ARXN3    | 50  | ARXP2    |
| 3   | ZGPIO08  | 19  | ZGPIO13  | 35  | AV123    | 51  | ARXN2    |
| 4   | DV12     | 20  | XTSTN    | 36  | ATXN3    | 52  | AV122    |
| 5   | DGND     | 21  | ARXP5    | 37  | ATXP3    | 53  | ATXN2    |
| 6   | DV33     | 22  | ARXN5    | 38  | AV333    | 54  | ATXP2    |
| 7   | ZGPIO07  | 23  | AV125    | 39  | AXIN     | 55  | AV332    |
| 8   | ZGPIO06  | 24  | ATXN5    | 40  | AXOUT    | 56  | ARXP1    |
| 9   | ZGPIO05  | 25  | ATXP5    | 41  | AGNDC    | 57  | ARXN1    |
| 10  | ZGPIO04  | 26  | AV335    | 42  | AREXT    | 58  | AV121    |
| 11  | ZGPIO03  | 27  | ARXP4    | 43  | AV33C    | 59  | ATXN1    |
| 12  | DV33     | 28  | ARXN4    | 44  | ARXP0    | 60  | ATXP1    |
| 13  | DGND     | 29  | AV124    | 45  | ARXN0    | 61  | AV331    |
| 14  | DV12     | 30  | ATXN4    | 46  | AV120    | 62  | XRSTN    |
| 15  | ZGPIO02  | 31  | ATXP4    | 47  | ATXN0    | 63  | ZGPIO12  |
| 16  | ZGPIO01  | 32  | AV334    | 48  | ATXP0    | 64  | ZGPIO11  |



#### 5.2 Pin Diagram

Figure 5-1 64-Pin QFN





A: Analog, D: Digital, I: Input, O: Output, Z: I/O, L: Internal pull-low, H: Internal pull-low, S: Smittch Trigger Input, PWR: Power, GND: Ground

# **5.3 System Control Pin**

#### **Table 5-2 System Control Pin**

| Signal | Location | Туре | Description                                            |
|--------|----------|------|--------------------------------------------------------|
| XTSTN  | 20       | DIH  | Test Mode Enable.                                      |
|        |          |      | Low-active signal to enable testing and debug modes.   |
| XRSTN  | 62       | DIH  | Whole Chip Reset#                                      |
|        |          |      | Low-active signal used to reset whole chip except PLL. |

# 5.4 General Purpose Input/Output Pin

# Table 5-3 General Purpose Input/Output Pin

| rable 3-3 General Furpose input Output Fin |          |      |                                            |  |  |  |
|--------------------------------------------|----------|------|--------------------------------------------|--|--|--|
| Signal                                     | Location | Type | Description                                |  |  |  |
| ZGPIO00                                    | 17       | DZ   | GPIO Pin 0. General Purpose Input/Output.  |  |  |  |
| ZGPIO01                                    | 16       | DZ   | GPIO Pin 1. General Purpose Input/Output.  |  |  |  |
| ZGPIO02                                    | 15       | DZ   | GPIO Pin 2. General Purpose Input/Output.  |  |  |  |
| ZGPIO03                                    |          | DZ   | GPIO Pin 3. General Purpose Input/Output.  |  |  |  |
| ZGPIO04                                    | 10       | DZ   | GPIO Pin 4. General Purpose Input/Output.  |  |  |  |
| ZGPIO05                                    | 9        | DZ   | GPIO Pin 5. General Purpose Input/Output.  |  |  |  |
| ZGPIO06                                    | 8        | DZ   | GPIO Pin 6. General Purpose Input/Output.  |  |  |  |
| ZGPIO07                                    | 7        | DZ   | GPIO Pin 7. General Purpose Input/Output.  |  |  |  |
| ZGPIO08                                    | 3        | DZ   | GPIO Pin 8. General Purpose Input/Output.  |  |  |  |
| ZGPIO09                                    | 2        | DZ   | GPIO Pin 9. General Purpose Input/Output.  |  |  |  |
| ZGPIO10                                    | 1        | DZ   | GPIO Pin 10. General Purpose Input/Output  |  |  |  |
| ZGPIO11                                    | 64       | DZ   | GPIO Pin 11. General Purpose Input/Output  |  |  |  |
| ZGPIO12                                    | 63       | DZ   | GPIO Pin 12. General Purpose Input/Output. |  |  |  |
| ZGPIO13                                    | 19       | DZ   | GPIO Pin 13. General Purpose Input/Output. |  |  |  |
| ZGPIO14                                    | 18       | DZ   | GPIO Pin 14. General Purpose Input/Output. |  |  |  |

# 5.5 SATA II Analog Pin

#### Table 5-4 SATA II Analog Pin

| Signal Location | Туре | Description |
|-----------------|------|-------------|
|-----------------|------|-------------|



| ADEVT | 40 | Λ1 | Estamal Defendes Decistor                                              |
|-------|----|----|------------------------------------------------------------------------|
| AREXT | 42 | Al | External Reference Resistor.                                           |
|       |    |    | An external $12K\Omega$ resistor should be connected and bypass to the |
| AVIN  |    |    | AGNDC.                                                                 |
| AXIN  | 39 | Al | Crystal/Oscillator Input.                                              |
|       |    | _  | Connect to an external crystal/oscillator. The clock rate is 25Mhz.    |
| AXOUT | 40 | AO | Crystal Output.                                                        |
|       |    |    | Connect to an external crystal.                                        |
| ATXP0 | 48 | AO | Port 0 Serial Data Transmitter.                                        |
|       |    |    | It transmits positive output of differential signal.                   |
| ATXN0 | 47 | AO | Port 0 Serial Data Transmitter.                                        |
|       |    |    | It transmits negative output of differential signal.                   |
| ARXP0 | 44 | Al | Port 0 Serial Data Receiver.                                           |
|       |    |    | It receives positive input of differential signal.                     |
| ARXN0 | 45 | Al | Port 0 Serial Data Receiver.                                           |
|       |    |    | It receives negative input of differential signal.                     |
| ATXP1 | 60 | AO | Port 1 Serial Data Transmitter.                                        |
|       |    |    | It transmits positive output of differential signal.                   |
| ATXN1 | 59 | AO | Port 1 Serial Data Transmitter.                                        |
|       |    |    | It transmits negative output of differential signal.                   |
| ARXP1 | 56 | AL | Port 1 Serial Data Receiver.                                           |
|       |    |    | It receives positive input of differential signal.                     |
| ARXN1 | 57 | Al | Port 1 Serial Data Receiver.                                           |
|       |    |    | It receives negative input of differential signal.                     |
| ATXP2 | 54 | AO | Port 2 Serial Data Transmitter.                                        |
|       |    |    | It transmits positive output of differential signal.                   |
| ATXN2 | 53 | AO | Port 2 Serial Data Transmitter.                                        |
|       |    |    | It transmits negative output of differential signal.                   |
| ARXP2 | 50 | Al | Port 2 Serial Data Receiver.                                           |
|       |    |    | It receives positive input of differential signal.                     |
| ARXN2 | 51 | Al | Port 2 Serial Data Receiver.                                           |
|       |    |    | It receives negative input of differential signal.                     |
| ATXP3 | 37 | AO | Port 3 Serial Data Transmitter.                                        |
|       |    |    | It transmits positive output of differential signal.                   |
| ATXN3 | 36 | AO | Port 3 Serial Data Transmitter.                                        |
|       |    |    | It transmits negative output of differential signal.                   |



| ARXP3 | 33 | Al | Port 3 Serial Data Receiver.                         |  |
|-------|----|----|------------------------------------------------------|--|
|       |    |    | It receives positive input of differential signal.   |  |
| ARXN3 | 34 | Al | Port 3 Serial Data Receiver.                         |  |
|       |    |    | It receives negative input of differential signal.   |  |
| ATXP4 | 31 | AO | Port 4 Serial Data Transmitter.                      |  |
|       |    |    | It transmits positive output of differential signal. |  |
| ATXN4 | 30 | AO | Port 4 Serial Data Transmitter.                      |  |
|       |    |    | It transmits negative output of differential signal. |  |
| ARXP4 | 27 | Al | Port 4 Serial Data Receiver.                         |  |
|       |    |    | It receives positive input of differential signal.   |  |
| ARXN4 | 28 | Al | Port 4 Serial Data Receiver.                         |  |
|       |    |    | It receives negative input of differential signal.   |  |
| ATXP5 | 25 | AO | Port 5 Serial Data Transmitter.                      |  |
|       |    |    | It transmits positive output of differential signal. |  |
| ATXN5 | 24 | AO | Port 5 Serial Data Transmitter.                      |  |
|       |    |    | It transmits negative output of differential signal. |  |
| ARXP5 | 21 | Al | Port 5 Serial Data Receiver.                         |  |
|       |    |    | It receives positive input of differential signal.   |  |
| ARXN5 | 22 | AL | Port 5 Serial Data Receiver.                         |  |
|       |    |    | It receives negative input of differential signal.   |  |

# 5.6 Power/Ground Pin

**Table 5-4 Power and Ground Pin** 

| Signal | Location | Туре | Description                                                         |  |
|--------|----------|------|---------------------------------------------------------------------|--|
| AVDDC  | 43       | PWR  | Analog SATA II PLL Power.                                           |  |
|        |          |      | It is 3.3V and should be bypassed to ground by a 0.1uF capacitance. |  |
| AGNDC  | 41       | GND  | Analog SATA II PLL Ground.                                          |  |
|        |          |      | It is ground for AVDD0.                                             |  |
| AV120  | 46       | PWR  | Analog SATA II Port 0 PHY Power.                                    |  |
|        |          |      | It is 1.3V and should be bypassed to ground by a 0.1uF capacitance. |  |
| AV121  | 58       | PWR  | Analog SATA II Port 1 PHY Power.                                    |  |
|        |          |      | It is 1.3V and should be bypassed to ground by a 0.1uF capacitance. |  |
| AV122  | 52       | PWR  | Analog SATA II Port 2 PHY Power.                                    |  |
|        |          |      | It is 1.3V and should be bypassed to ground by a 0.1uF capacitance. |  |



| AV123 | 35   | PWR | Analog SATA II Port 3 PHY Power.                                    |
|-------|------|-----|---------------------------------------------------------------------|
|       |      |     | It is 1.3V and should be bypassed to ground by a 0.1uF capacitance. |
| AV124 | 29   | PWR | Analog SATA II Port 4 PHY Power.                                    |
|       |      |     | It is 1.3V and should be bypassed to ground by a 0.1uF capacitance. |
| AV125 | 23   | PWR | Analog SATA II Port 5 PHY Power.                                    |
|       |      |     | It is 1.3V and should be bypassed to ground by a 0.1uF capacitance. |
| AV330 | 49   | PWR | Analog SATA II Port 0 PHY Power.                                    |
|       |      |     | It is 3.3V and should be bypassed to ground by a 0.1uF capacitance. |
| AV331 | 61   | PWR | Analog SATA II Port 1 PHY Power.                                    |
|       |      |     | It is 3.3V and should be bypassed to ground by a 0.1uF capacitance. |
| AV332 | 55   | PWR | Analog SATA II Port 2 PHY Power.                                    |
|       |      |     | It is 3.3V and should be bypassed to ground by a 0.1uF capacitance. |
| AV333 | 38   | PWR | Analog SATA II Port 3 PHY Power.                                    |
|       |      |     | It is 3.3V and should be bypassed to ground by a 0.1uF capacitance. |
| AV334 | 32   | PWR | Analog SATA II Port 4 PHY Power.                                    |
|       |      |     | It is 3.3V and should be bypassed to ground by a 0.1uF capacitance. |
| AV335 | 26   | PWR | Analog SATA II Port 5 PHY Power.                                    |
|       |      |     | It is 3.3V and should be bypassed to ground by a 0.1uF capacitance. |
| DV33  | 6/12 | PWR | I/O Pad Power.                                                      |
|       |      |     | It is 3.3V and should be bypassed to ground by a 0.1uF capacitance. |
| DV12  | 4/14 | PWR | Digital Core Power.                                                 |
|       |      |     | It is 1.3V and should be bypassed to ground by a 0.1uF capacitance. |
| DGND  | 5/13 | GND | I/O Pad and Digital Core Ground.                                    |
|       |      |     | It is ground for I/O pad and digital core.                          |
|       |      |     |                                                                     |



# 6. Package Information

JMB321 is fabricated with 0.13um CMOS Standard Logic Process with 1.3V core and 3.3V I/O voltages and is available with 64-pin QFN package. JMicron uses 12 digits number for part number shown below. Figure 6-1 shows the physical dimension.



The comparison table of numbering

| Digit | Classification           | Numbering | Definition                                                                       |
|-------|--------------------------|-----------|----------------------------------------------------------------------------------|
| 1~2   | Brand Name               | JM        | JMicron                                                                          |
| 3     | Product Index            | B,C,P     | B: Bridge C: Communication P: PHY Chip S: SOC V: Video E: EVB (Evaluation Board) |
| 4~6   | Product Serial<br>Number | 001~999   | A serial no, it's up to the real situation                                       |
| 7     | Assembly Type            | T, L, S   | See the comparison table of assembly type                                        |
| 8     | Environment<br>Indicate  | S, G      | S: Standard Package G: Green Package                                             |
| 9     | Bonding Type             | A~Z       | Same product has a different bonding, from A~Z                                   |
| 10~11 | Code Mask                | A0~Z9     | Same product has a code mask change, from A0~Z9, ROM-free default is Z0          |
| 12    | Version Code             | A~Z       | Dice Revision (From A to Z)                                                      |



| The comparison tak | ole of package ty | vpe |
|--------------------|-------------------|-----|
|--------------------|-------------------|-----|

| Numbering | Assembly Type |
|-----------|---------------|
| Т         | TQFP          |
| L         | LQFP          |
| Q         | QFN           |
| S         | SOP           |
| N         | TSSOP         |
| R         | SSOP          |
| В         | BGA           |



# 7. Power Sequence and Reset Timing

If external power design is applied, designers should make sure that the 3.3V power rail ramps prior to the 1.3V power rail to prevent excessive current leakage onto the 3.3V power rail. It is not acceptable if 1.3V power rail ramps prior to 3.3V power rail. Except for 1.3V power rail, reset signal should be also taken into consideration. Designers



should make sure that the 3.3V power rail ramps prior to the reset signal for system normal operating purpose. It is not acceptable if reset signal ramps prior to 3.3V power rail. To sum up, there are two necessary requirements for external power design.

- 1. T1: The minimum timing requirement from 3.3V power rail reaching high state (2.0V) to 1.3V power rail reaching high state (0.8V) is 200us.
- 2. T2: The minimum timing requirement from 0V to reset rail reaching high state (2.0V) is 12ms.



Figure 7.1 Power Sequence and Reset Timing